### CSSE2010/CSSE7201 Lecture 9

# From Digital Logic to Processors - ALU

School of Information Technology and Electrical Engineering
The University of Queensland



#### **Outline**

- Recap of what's covered so far
- Part of a CPU mainly ALU



#### What We've Covered So Far

#### **Binary number representation**

- Unsigned/signed
- Two's complement
- Binary addition

#### **C**ombinational logic circuits

- Adder/subtractors
- MUX/DEMUX
- Encoders/decoders

Digital Nega

#### **Basic logic gates**

- NOT/AND/OR/NAND/NOR/XOR/XNOR
- Boolean expressions
- Logic diagrams and schematic diagrams
- Truth tables, timing diagrams

#### Sequential logic circuits

- Latches and Flip-flops
- Shift registers ✓
- Counters
- State machines

We are now in a position to look at internal hardware details of a microprocessor



## Where Are We Heading To?



| Wk | Day     | Date      | Lecture (date)                                                                                            | Learning Lab Assessment of                                                    |
|----|---------|-----------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| 1  | Mon-Tue | 26-27 Jul | 1 Course Introduction and Binary numbers (26 Jul)                                                         | No labs (P2 sessions) on Mon-Tue on week 1                                    |
| 1  | Wed-Fri | 28-30 Jul | 2 Logic gates (28 Jul)                                                                                    | 1 Signed number representations                                               |
| 2  | Mon-Tue | 2-3 Aug   | 3 Binary Arithmetic (2 Aug)                                                                               | 2 Logic Gates Quiz 1                                                          |
|    | Wed-Fri | 4-6 Aug   | 4 Combinational Logic (4 Aug)                                                                             | 3 Binary Arithmetic (4pm, 6 Aug                                               |
|    | Mon-Tue | 9-10 Aug  | 5 Flip flops (9 Aug)                                                                                      | 4 Combinational Logic                                                         |
| 3  | Wed-Fri | 12-13 Aug | Sequential Circuits 1 - Shift Registers (11 Aug) 6 Pre-recorded lecture due to public holiday on 11/08/21 | Quiz 2<br>5 Flip flops (4pm, 13 Au                                            |
| 4  | Mon-Tue | 16-17 Aug | 7 Sequential Circuits 2 - Counters (16 Aug)                                                               | 6 Sequential Circuits 1 Quiz 3                                                |
| 4  | Wed-Fri | 18-20 Aug | 8 Sequential Circuits 3 - State Machines (18 Aug)                                                         | 7 Sequential Circuits 2 (4pm, 20 Au                                           |
| 5  | Mon-Tue | 23-24 Aug | 9 From Digital Logic to Processors, ALU (23 Aug)                                                          | 8 Sequential Circuits 3 Quiz 4                                                |
| ٥  | Wed-Fri | 25-27 Aug | 10A Memory and Control Unit (25 Aug)                                                                      | Cath-up labs, Assignement 1 release end of week 5 (4pm, 27 Au                 |
| 6  | Mon-Tue | 30-31 Aug | Introduction to C language (pre-recorded)  10B Review session for Assignment 1 part 1 (30 Aug)            | Assignment 1 working time Part 1: 1-hour timed quiz  Assignment part 1 due da |
|    | Wed-Fri | 01-03 Sep | 11 Introduction to AVR and Assembly Language (1 Sep)                                                      | Part 2: Digital logic design (4pm, 3 Sep                                      |
|    | Mon-Tue | 06-07 Sep | 12 Instruction Set Architecture 1 (06 Sep)                                                                | 9 C Programming Assignment part 2 submiss                                     |
| 7  | Wed-Fri | 08-10 Sep | 13 Instruction Set Architecture 2 (08 Sep) 10 Atmel Asse                                                  | 10 Atmel Assembly (4pm, 6 Sep<br>Quiz 5<br>(4pm, 10 Se                        |
| 8  | Mon-Tue | 13-14 Sep | 14 C for AVR Microcontroller (13 Sep)                                                                     | 11 AVR Hardware Introduction Quiz 6                                           |
|    | Wed-Fri | 15-17 Sep | 15 Flow Control and AVR Timers (15 Sep)                                                                   | 12 AVR C Programming (4pm, 17 Se                                              |
| 9  | Mon-Tue | 20-21 Sep | 16 Pulse Width Modulation (PWM) (20 Sep)                                                                  | 13 AVR Timers Quiz 7                                                          |
|    | Wed-Fri | 22-24 Sep | 17 Interrupts (22 Sep)                                                                                    | 14 AVR PWM (4pm, 24 Se                                                        |



## **Computer Organisation**





#### Parts of a CPU

#### Control Unit

- Fetches instructions from memory, makes the ALU and the registers perform the instruction
- →The topic of next lecture

#### ALU

Performs arithmetic and logical operations

#### Registers

- High speed memory stores temporary results and control information
- e.g. small CPU may have 8 x <u>8-bit</u> registers
- large CPU may have 64 x <u>32-bit</u> registers





## Registers



- Registers are temporary storage locations inside the CPU.
- Two types of registers
  - **y** General Purpose Registers
    - Contains data to be operated on (e.g. data read from memory), results of operations,
    - Also known as register file. Width is the CPU word size
  - Special Purpose Registers
    - Used by the system
    - Program Counter (PC) stores the address of the next instruction to be fetched from the memory
    - Instruction Register (IR) stores the current instruction





## Buses

- MEM Data
- Bus = Common pathway (collection of "wires") connecting parts of a computer
- Characteristics
  - Can be internal to CPU (e.g. ALU to registers)
  - Can be external to CPU (e.g. CPU to memory)
  - Buses have a width number of bits that can be transferred together over a bus
    - e.g. 1-bit, 8-bits or 32-bits
    - May not always be the same as the word size of the computer





## Binary Adder (From Three Weeks Ago)



- Can cascade full adders to make binary adder Example: for 4 bits...  $B_3$  $A_3$  $A_2$  $B_1$  $A_1$  $B_0$ Full-adders  $C_3$  $C_2$  $C_1$ FA FA FA FA
  - This is a ripple-carry adder



#### **Simplifying Representation**

- To simplify representation we group bits together
- Bus
  - collection of wires
- Bus width
  - number of bits transferred together (in parallel)
  - 4 in this example





#### **Arithmetic Logic Unit (ALU)**

- Does more than adding...
- **Function/control** input indicates the operation that the R-1 ALU is to perform, e.g.
  - Addition -> A+B
    - Increment (+1) → A+1, B+1
    - Subtraction → A B
    - Bitwise AND A 🚧 🖁
    - Bitwise OR A or B
- Like adders, ALUs can be made up from 1-bit slices

Versatile hardware which can perform various operations based on some control inputs





#### **Bitwise Operations**

Operate on corresponding bits, e.g.





## Clicker question: What is the bitwise OR of 0x74 and 0x85?





### 1-bit ALU (bit slice)





#### **Example 1-bit ALU - Components**



Data inputs – A, B

Control inputs

- INVA invert A- inverts the corresponding input if set to 1
- ☐ ENA, ENB enable A, enable B enable the data input if set to 1
- ☐ Also some other function select control inputs (not shown above)

Two levels of control:

- Permutations of data inputs
- Function (operation)



# Building the ALU

- 4 Functions
  - lacksquare A and B  $^{\prime\prime}$
  - B 🗸
  - A or B
  - A plus B

[Figure from Tanenbaum, "Structured Computer Organization"]





#### **Arithmetic Logic Unit (ALU)**

- Remember, machineword = n bits
  - often 8, 16, 32, ...)
- n-bit ALU can be built up of n identical circuits for the individual bit positions





#### **ALU Bit Slice Architecture**

Can be cascaded to make an n-bit ALU



• F<sub>1</sub>, F<sub>0</sub>, ENA, ENB, INVA inputs are shared between all bit slices





### **Example**

- How can we calculate B-A using this ALU?
  - i.e. what are the values of  $F_1, F_0, ENA, ENB, INVA, INC$
- Note: B-A = B+(-A) Two's complement negation = B+(A+1) = B+A+1  $F_{0}$



# How can we calculate B+1 (B plus 1) using this ALU?

```
0\%A. F_0=0 F_1=1 ENA=0 ENB=1 INVA=1 INC=0
  2^{\text{M}} F_0 = 0 F_1 = 1 ENA=0 ENB=1 INVA=0 INC=1
   2\% F_0=1 F_1=1 ENA=0 ENB=1 INVA=1 INC=0
   0% F_0=1 F_1=1 ENA=0 ENB=1 INVA=1 INC=1
96\% F_0 = 1 F_1 = 1 ENA = 0 ENB = 1 INVA = 0 INC = 1
             < single bird slice of the Alu
```



# Some Useful Combinations of ALU Inputs

|                                        | Function    | INC | INVA | ENB | ENA                                   | Fo | F <sub>1</sub> |
|----------------------------------------|-------------|-----|------|-----|---------------------------------------|----|----------------|
| A ENA                                  | Α 🗸         | 0   | 0    | 0   | 1                                     | 0  | 1              |
| INV <u>A</u> /2                        | В           | 0   | 0    | 1   | 0                                     | 0  | 1              |
| B ENB                                  | Ā           | 0   | 1    | 0   | 1                                     | 0  | 1              |
| 1                                      | B /         | 0   | 0    | 1   | 1                                     | 1  | 0              |
| 1.                                     | A + B 🗸     | 0   | 0    | 1   | 1                                     | 1  | 1              |
| <b>Y</b>                               | A + B + 1 / | 1   | 0    | 1   | 1                                     | 1  | 1              |
| 1                                      | A + 1 /     | 1   | 0    | 0   | 1                                     | 1  | 1              |
|                                        | B + 1 🗸     |     |      |     |                                       |    |                |
|                                        | B – A 🗸     | 1   | 1    | 1   | 1                                     | 1  | 1              |
|                                        | B - 1 🗸     | 0   | 1    | 1   | 0                                     | 1  | 1              |
| 00                                     | – A         | 1   | 1    | 0   | 1                                     | 1  | 1              |
| 34,00                                  | A AND B     | 0   | 0    | 1   | 1                                     | 0  | 0              |
| \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | A OR B      | 0   | 0    | 1   | 1                                     | 0  | 1              |
| 34 0000                                | ١٠          | 0   | 0    | 0   | 0                                     | 0  | 1              |
|                                        | 1 /         | 1   | 0    | 0   | 0                                     | 1  | 1              |
| <u> </u>                               | <u>(-1)</u> | 0   | 1 🗸  | 0 🖊 | 0 🗸                                   | 9  | 1              |
|                                        |             |     |      |     | · · · · · · · · · · · · · · · · · · · |    | -              |





#### How the ALU is used ... Data Path



- Operands come from register file
- Result written to register file
- Implements
   routine instructions
   such as arithmetic,
   logical, shift
- Width of registers/buses is the CPU word size



## Data Path (Explanation)

- ALU performs operations on data from the register file
  - CPU control unit determines which registers the operands come from and which operation is performed
- Result returned to a register within the register file
  - Could overwrite one of the operands
- - Read: load a register with data from a memory address
  - Write: store a register's contents to a memory address



### **ALU: In Reality**

- Microprocessor may have a number of processing units, e.g.
  - One or more integer processing units
  - Floating point unit(s)
- Units may be capable of operating in parallel